<?xml version="1.0" encoding="UTF-8"?>
<rdf:RDF xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns="http://purl.org/rss/1.0/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#">
<channel rdf:about="http://hdl.handle.net/123456789/2819">
<title>POWER DISTRIBUTION NETWORKS</title>
<link>http://hdl.handle.net/123456789/2819</link>
<description/>
<items>
<rdf:Seq>
<rdf:li rdf:resource="http://hdl.handle.net/123456789/3546"/>
<rdf:li rdf:resource="http://hdl.handle.net/123456789/3501"/>
<rdf:li rdf:resource="http://hdl.handle.net/123456789/3452"/>
<rdf:li rdf:resource="http://hdl.handle.net/123456789/3413"/>
</rdf:Seq>
</items>
<dc:date>2026-04-05T15:42:20Z</dc:date>
</channel>
<item rdf:about="http://hdl.handle.net/123456789/3546">
<title>POWER INTEGRITY FOR I/O INTERFACES: WITH SIGNAL INTEGRITY/POWER INTEGRITY CO-DESIGN</title>
<link>http://hdl.handle.net/123456789/3546</link>
<description>POWER INTEGRITY FOR I/O INTERFACES: WITH SIGNAL INTEGRITY/POWER INTEGRITY CO-DESIGN
VISHRAM S. PANDIT, WOONG HWAN RYU; MYOUNG JOON CHOI
</description>
<dc:date>2010-10-13T00:00:00Z</dc:date>
</item>
<item rdf:about="http://hdl.handle.net/123456789/3501">
<title>POWER DISTRIBUTION NETWORKS CAPACITORS WITH ON-CHIP DECOUPLING</title>
<link>http://hdl.handle.net/123456789/3501</link>
<description>POWER DISTRIBUTION NETWORKS CAPACITORS WITH ON-CHIP DECOUPLING
RENATAS JAKUSHOKAS, MIKHAIL POPOVICH; ANDREY V. MEZHIBA, SELÇUK KÖSE; EBY G. FRIEDMAN
</description>
<dc:date>2011-01-01T00:00:00Z</dc:date>
</item>
<item rdf:about="http://hdl.handle.net/123456789/3452">
<title>FREQUENCY-DOMAIN CHARACTERIZATION OF POWER DISTRIBUTION NETWORKS</title>
<link>http://hdl.handle.net/123456789/3452</link>
<description>FREQUENCY-DOMAIN CHARACTERIZATION OF POWER DISTRIBUTION NETWORKS
ISTVAN NOVAK, JASON R. MILLER
</description>
<dc:date>2007-01-01T00:00:00Z</dc:date>
</item>
<item rdf:about="http://hdl.handle.net/123456789/3413">
<title>ON AND OFF-CHIP CROSSTALK AVOIDANCE IN VLSI DESIGN</title>
<link>http://hdl.handle.net/123456789/3413</link>
<description>ON AND OFF-CHIP CROSSTALK AVOIDANCE IN VLSI DESIGN
CHUNJIE DUAN, BROCK J. LAMERES; SUNIL P. KHATRI
</description>
<dc:date>2010-01-01T00:00:00Z</dc:date>
</item>
</rdf:RDF>
